LED_Blink Project Status (02/01/2019 - 08:03:59)
Project File: aa_toggle_1s.xise Parser Errors: No Errors
Module Name: LED_Blink Implementation State: Programming File Generated
Target Device: xc6slx9-2tqg144
  • Errors:
 
Product Version:ISE 14.7
  • Warnings:
 
Design Goal: Balanced
  • Routing Results:
 
Design Strategy: Xilinx Default (unlocked)
  • Timing Constraints:
 
Environment: System Settings
  • Final Timing Score:
  
 
Device Utilization Summary [-]
Slice Logic UtilizationUsedAvailableUtilizationNote(s)
Number of Slice Registers 26 11,440 1%  
    Number used as Flip Flops 26      
    Number used as Latches 0      
    Number used as Latch-thrus 0      
    Number used as AND/OR logics 0      
Number of Slice LUTs 65 5,720 1%  
    Number used as logic 64 5,720 1%  
        Number using O6 output only 40      
        Number using O5 output only 23      
        Number using O5 and O6 1      
        Number used as ROM 0      
    Number used as Memory 0 1,440 0%  
    Number used exclusively as route-thrus 1      
        Number with same-slice register load 0      
        Number with same-slice carry load 1      
        Number with other load 0      
Number of occupied Slices 19 1,430 1%  
Number of MUXCYs used 28 2,860 1%  
Number of LUT Flip Flop pairs used 65      
    Number with an unused Flip Flop 39 65 60%  
    Number with an unused LUT 0 65 0%  
    Number of fully used LUT-FF pairs 26 65 40%  
    Number of unique control sets 1      
    Number of slice register sites lost
        to control set restrictions
6 11,440 1%  
Number of bonded IOBs 2 102 1%  
    Number of LOCed IOBs 2 2 100%  
Number of RAMB16BWERs 0 32 0%  
Number of RAMB8BWERs 0 64 0%  
Number of BUFIO2/BUFIO2_2CLKs 0 32 0%  
Number of BUFIO2FB/BUFIO2FB_2CLKs 0 32 0%  
Number of BUFG/BUFGMUXs 1 16 6%  
    Number used as BUFGs 1      
    Number used as BUFGMUX 0      
Number of DCM/DCM_CLKGENs 0 4 0%  
Number of ILOGIC2/ISERDES2s 0 200 0%  
Number of IODELAY2/IODRP2/IODRP2_MCBs 0 200 0%  
Number of OLOGIC2/OSERDES2s 0 200 0%  
Number of BSCANs 0 4 0%  
Number of BUFHs 0 128 0%  
Number of BUFPLLs 0 8 0%  
Number of BUFPLL_MCBs 0 4 0%  
Number of DSP48A1s 0 16 0%  
Number of ICAPs 0 1 0%  
Number of MCBs 0 2 0%  
Number of PCILOGICSEs 0 2 0%  
Number of PLL_ADVs 0 2 0%  
Number of PMVs 0 1 0%  
Number of STARTUPs 0 1 0%  
Number of SUSPEND_SYNCs 0 1 0%  
Average Fanout of Non-Clock Nets 2.21      
 
Performance Summary [-]
Final Timing Score: 0 (Setup: 0, Hold: 0) Pinout Data: Pinout Report
Routing Results: All Signals Completely Routed Clock Data: Clock Report
Timing Constraints: All Constraints Met    
 
Detailed Reports [-]
Report NameStatusGenerated ErrorsWarningsInfos
Synthesis ReportCurrentTue May 2 11:03:26 2017   
Translation ReportCurrentTue May 2 11:03:38 2017   
Map ReportCurrentTue May 2 11:03:48 2017   
Place and Route ReportCurrentTue May 2 11:03:56 2017   
CPLD Fitter Report (Text)     
Power Report     
Post-PAR Static Timing ReportCurrentTue May 2 11:04:01 2017   
Bitgen ReportCurrentTue May 2 11:04:12 2017   
 
Secondary Reports [-]
Report NameStatusGenerated
WebTalk ReportCurrentFri Feb 1 08:03:54 2019
WebTalk Log FileCurrentFri Feb 1 08:03:59 2019

Date Generated: 02/01/2019 - 08:03:59